DS110DF1610
- Pin-Compatible Family
- DS150DF1610: 12.5 - 15G
- DS125DF1610: 9.8 to 12.5G
- DS110DF1610: 8.5 – 11.3G
- 4x4 Analog Cross Point Switch for Each Quad
- Fully-Adaptive CTLE
- Self-Tuning DFE, With Optional Continuous Adaption
- On-Chip, AC-coupling on Receive Inputs
- Adjustable Transmit VOD
- Adjustable 3-Tap Transmit FIR Filter
- Locks to Half/Quarter/Eighth Data Rates For Legacy Support
- On-Chip Eye Monitor (EOM), PRBS Checker, PRBS Pattern Generator
- Supports IEEE 1149.1 and 1149.6
- Programmable Output Polarity Inversion
- Input Signal Detection, CDR Lock Detection
- Single 2.5-V ±5% Power Supply
- SMBus-Based Register Configuration
- Optional EEPROM Configuration
- 15-mm × 15-mm, 196-Pin FCBGA Package
- Operating Temp Range : –10°C to +85°C
The DS110DF1610 is a sixteen-channel multi-rate retimer with integrated signal conditioning. The device includes a full adaptive Continuous Time Linear Equalizer (CTLE), Decision Feedback Equalizer (DFE), clock and data recovery (CDR), and a transmit FIR filter to enhance the reach and robustness over long, lossy, crosstalk impaired high speed serial links to achieve BER < 1×10-15.
Each channel of the DS110DF1610 independently locks to serial data at 8.5 to 11.3 Gbps and any supported sub-multiple. A simple external oscillator (±100ppm) that is synchronous or asynchronous with the incoming data stream can be used as a reference clock to speed up the lock process. Integrated 4x4 cross point switches allow for full non-blocking routing or broadcasting within each quad of the DS110DF1610.
Programmable transmit FIR filter offers control of the pre-cursor, main tap and post-cursor for transmit equalization. The fully adaptive receive equalization (CTLE and DFE) enables longer distance transmission in lossy copper interconnects and backplanes with multiple connectors.
A non-disruptive mission mode eye-monitor feature allows link monitoring internal to the receiver. The built-in PRBS generator and checker compliment the internal diagnostic features to complete standalone BERT measurements. Built-in JTAG enables manufacturing tests.
技術(shù)文檔
| 頂層文檔 | 類型 | 標(biāo)題 | 格式選項(xiàng) | 下載最新的英語(yǔ)版本 | 日期 | |
|---|---|---|---|---|---|---|
| * | 數(shù)據(jù)表 | DS110DF1610 8.5- to 11.3-Gbps 16-Channel Retimer 數(shù)據(jù)表 (Rev. A) | PDF | HTML | 2017年 6月 15日 | ||
| 應(yīng)用手冊(cè) | 利用適用于 10G 至 12.5G 應(yīng)用的以太網(wǎng)轉(zhuǎn)接驅(qū)動(dòng)器和重定時(shí)器來擴(kuò)大覆蓋范圍 (Rev. A) | PDF | HTML | 英語(yǔ)版 (Rev.A) | 2023年 2月 12日 | ||
| 模擬設(shè)計(jì)期刊 | Green box testing: A method for optimizing high-speed serial links | 2016年 7月 21日 | ||||
| 應(yīng)用手冊(cè) | Understanding EEPROM Programming for 10G to 12.5G Retimers | 2016年 1月 13日 |
設(shè)計(jì)與開發(fā)
如需其他信息或資源,請(qǐng)點(diǎn)擊以下任一標(biāo)題進(jìn)入詳情頁(yè)面查看(如有)。
PSPICE-FOR-TI — PSpice? for TI 設(shè)計(jì)和仿真工具
借助?PSpice for TI 的設(shè)計(jì)和仿真環(huán)境及其內(nèi)置的模型庫(kù),您可對(duì)復(fù)雜的混合信號(hào)設(shè)計(jì)進(jìn)行仿真。創(chuàng)建完整的終端設(shè)備設(shè)計(jì)和原型解決方案,然后再進(jìn)行布局和制造,可縮短產(chǎn)品上市時(shí)間并降低開發(fā)成本。?
在?PSpice for TI 設(shè)計(jì)和仿真工具中,您可以搜索 TI (...)
TINA-TI — 基于 SPICE 的模擬仿真程序
TINA-TI 安裝需要大約 500MB。直接安裝,如果想卸載也很容易。我們相信您肯定會(huì)愛不釋手。
TINA 是德州儀器 (TI) 專有的 DesignSoft 產(chǎn)品。該免費(fèi)版本具有完整的功能,但不支持完整版 TINA 所提供的某些其他功能。
如需獲取可用 TINA-TI 模型的完整列表,請(qǐng)參閱:SpiceRack - 完整列表
需要 HSpice (...)
| 封裝 | 引腳 | CAD 符號(hào)、封裝和 3D 模型 |
|---|---|---|
| FCBGA (ABB) | 196 | Ultra Librarian |
訂購(gòu)和質(zhì)量
- RoHS
- REACH
- 器件標(biāo)識(shí)
- 引腳鍍層/焊球材料
- MSL 等級(jí)/回流焊峰值溫度
- MTBF/時(shí)基故障估算
- 材料成分
- 鑒定摘要
- 持續(xù)可靠性監(jiān)測(cè)
- 制造廠地點(diǎn)
- 封裝廠地點(diǎn)